

## SSC8033GS6B

#### **P-Channel Enhancement Mode MOSFET**

#### Features

| V <sub>DS</sub> | $V_{GS}$ | R <sub>DS(ON)</sub> Typ. | l <sub>D</sub> |
|-----------------|----------|--------------------------|----------------|
| -30V            | ±20V     | 57mΩ@-10V                | -4A            |
|                 |          | 80mΩ@-4V5                | -4/            |

### > Description

This device is produced with high cell density DMOS trench technology, which is especially used to minimize on-state resistance. This device particularly suits low voltage applications such as portable equipment, power management and other battery powered circuits, and low in-line power dissipation are needed in a very small outline surface mount package.

### Applications

- TFT panel power switch
- Portable DVD, DPF
- High side DCDC converter
- High side driver for brushless DC motor

#### Ordering Information

| Device      | Package | Shipping  |
|-------------|---------|-----------|
| SSC8033GS6B | SOT-23  | 3000/Reel |

### Pin configuration



**SOT-23** 



Pin Configuration (Top View)





## ➤ Absolute Maximum Ratings (T<sub>A</sub>=25°C unless otherwise noted)

| Symbol           | Parameter                      | Ratings                                | Unit       |
|------------------|--------------------------------|----------------------------------------|------------|
| V <sub>DSS</sub> | Drain-to-Source Voltage        | -30                                    | V          |
| V <sub>GSS</sub> | Gate-to-Source Voltage         | ±20                                    | V          |
| I <sub>D</sub>   | Continuous Drain Current a     | -4                                     | А          |
| I <sub>DM</sub>  | Pulsed Drain Current b         | -16                                    | А          |
| P <sub>D</sub>   | Power Dissipation <sup>c</sup> | 1.44                                   | W          |
| TJ               | Operation junction temperature | Operation junction temperature -55~150 |            |
| T <sub>STG</sub> | Storage temperature range      | -55~150                                | $^{\circ}$ |

### ➤ Thermal Resistance Ratings ( $T_A=25^{\circ}$ C unless otherwise noted)

| Symbol           | Parameter                                | Ratings | Unit |
|------------------|------------------------------------------|---------|------|
| R <sub>θJA</sub> | Junction-to-Ambient Thermal Resistance a | 87      | °C/W |

#### Note:

- a. The value of R<sub>θJA</sub> is measured with the device mounted on 1 in<sup>2</sup> FR-4 board with 2oz.copper, in a still air environment with T<sub>A</sub>=25°C. The value in any given application depends on the user is specific board design. The power dissipation is based on the t≤10s thermal resistance rating.
- b. Repetitive rating, pulse width limited by junction temperature.
- c. The power dissipation  $P_D$  is based on  $T_{J(MAX)}$ =150°C, using junction-to-case thermal resistance, and is more useful in setting the upper dissipation limit for cases where additional heat sinking is used.

SSC-V1.0 www.afsemi.com Analog Future



# SSC8033GS6B

# $\succ$ Electrical Characteristics (T<sub>A</sub>=25°C unless otherwise noted)

| Parameter                       | Symbol               | Test Conditions                                  | Min. | Тур. | Max. | Unit |
|---------------------------------|----------------------|--------------------------------------------------|------|------|------|------|
| Drain-Source Breakdown Voltage  | V <sub>(BR)DSS</sub> | $V_{GS} = 0V, I_{D} = -250\mu A$                 | -30  |      |      | V    |
| Gate Threshold Voltage          | V <sub>GS(th)</sub>  | $V_{DS} = V_{GS}, I_{D} = -250uA$                | -1   | -1.6 | -2   | V    |
|                                 | 5                    | $V_{GS} = -10V, I_D = -3A$                       |      | 57   | 80   | - mΩ |
| Drain-Source On-Resistance      | R <sub>DS(on)</sub>  | V <sub>GS</sub> = -4.5V, I <sub>D</sub> = -2A    |      | 80   | 110  |      |
| Zero Gate Voltage Drain Current | IDSS                 | V <sub>DS</sub> = -30V, V <sub>GS</sub> = 0V     |      |      | -1   | μA   |
| Gate-Source Leak Current        | Igss                 | $V_{GS} = \pm 20V, V_{DS} = 0V$                  |      |      | ±100 | nA   |
| Transconductance                | G <sub>FS</sub>      | V <sub>DS</sub> = -5V, I <sub>D</sub> = -2.8A    |      | 6    |      | S    |
| Forward Voltage                 | V <sub>SD</sub>      | V <sub>GS</sub> = 0V, I <sub>S</sub> = -1A       | -0.6 | -0.8 | -1.3 | V    |
| Input Capacitance               | Ciss                 | .,                                               |      | 680  |      |      |
| Output Capacitance              | Coss                 | $V_{DS} = -15V$ , $V_{GS} = 0V$ , $f = 1MHz$     |      | 72   |      | pF   |
| Reverse Transfer Capacitance    | C <sub>RSS</sub>     | T = TIVIMZ                                       |      | 58   |      |      |
| Turn-on Delay Time              | T <sub>D(ON)</sub>   |                                                  |      | 10   |      |      |
| Rise Time                       | Tr                   | V <sub>GEN</sub> = -10V, V <sub>DS</sub> = -15V, |      | 9    |      |      |
| Turn-off Delay Time             | T <sub>D(OFF)</sub>  | $R_L = 6\Omega$ , $R_G = 3\Omega$                |      | 33   |      | ns   |
| Fall Time                       | Tf                   |                                                  |      | 22   |      |      |
| Total Gate Charge               | Q <sub>G</sub>       | 101/1/                                           |      | 12   |      |      |
| Gate to Source Charge           | Q <sub>GS</sub>      | $V_{GS} = -10V, V_{DS} = -15V,$ $I_{D} = -4A$    |      | 2    |      | nC   |
| Gate to Drain Charge            | Q <sub>GD</sub>      | ID = -4A                                         |      | 3    |      |      |



# > Typical Performance Characteristics (T<sub>A</sub>=25℃ unless otherwise noted)



**Output Characteristics** 



**Transfer Characteristics** 



On-Resistance vs. Drain Current



On-Resistance vs. Gate-to-Source Voltage



On-Resistance vs. Junction Temperature



Safe Operating Area, Junction-to-Ambient





Normalized Thermal Transient Impedance, Junction-to-Ambient



## Package Information



# > Suggested Pad Layout





#### **DISCLAIMER**

AFSEMI RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. AFSEMI DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICIENCE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

THE GRAPHS PROVIDED IN THIS DOCUMENT ARE STATISTICAL SUMMARIES BASED ON A LIMITED NUMBER OF SAMPLES AND ARE PROVIDED FOR INFORMATIONAL PURPOSE ONLY. THE PERFORMANCE CHARACTERISTICS LISTED IN THEM ARE NOT TESTED OR GUARANTEED. IN SOME GRAPHS, THE DATA PRESENTED MAY BE OUTSIDE THE SPECIFIED OPERATING RANGE (E.G. OUTSIDE SPECIFIED POWER SUPPLY RANGE) AND THEREFORE OUTSIDE THE WARRANTED RANGE.

OUR PRODUCT SPECIFICATIONS ARE ONLY VALID IF OBTAINED THROUGH THE COMPANY'S OFFICIAL WEBSITE, CRM SYSTEM, OR OUR SALES PERSONNEL CHANNELS. IF CHANGES OR SPECIAL VERSIONS ARE INVOLVED, THEY MUST BE STAMPED WITH A QUALITY SEAL AND MARKED WITH A SPECIAL VERSION NUMBER TO BE VALID.